Difference between revisions of "Bias Card"

From MCEWiki
 
(9 intermediate revisions by 2 users not shown)
Line 1: Line 1:
{{Hierarchy header}}
+
{{Related|Bias Card}}
 
== Functional Description ==
 
== Functional Description ==
Every bias card (BC) in the MCE can provide 32 programmable single-ended voltages and a small number
+
Every bias card (BC) in the MCE can provide 32 programmable single-ended voltages and a small number of other differential bias voltages. What these voltages are used for is determined by which slot of the MCE the Bias Card has been inserted into. The signal routing and load resistors which determine the function and current are located on the [[ Instrument Backplane Card |Instrument Bus (IB) backplane]]. In SCUBA2, three BCs are required per 32x41 pixel sub-array, which is a quadrant of the full single passband array. The main part of the digital control logic is encapsulated in a 780-pin Altera EP1S10 Stratix FPGA.
of other differential bias voltages. What these voltages are used for is determined by which slot of the MCE the
 
Bias Card has been inserted into. The signal routing and load resistors which determine
 
the function and current are located on the [[ Instrument Backplane Card |Instrument Bus (IB) backplane]]. In SCUBA2,
 
three BCs are required per 32x41 pixel sub-array, which is a quadrant of the full single
 
passband array. The main part of the digital control logic is encapsulated in a 780-pin
 
Altera EP1S10 Stratix FPGA.
 
  
Each output is generated by
+
Each output is generated by a serial-input, voltage-output, 16-bit DAC (Max5443) with a high-stability (1 ppm/C), low-noise, +2.5 V voltage reference. Upon reset or power up, all the DACs are set to 0.
a serial-input, voltage-output, 16-bit DAC (Max5443) with a high-stability (1 ppm/C),
 
low-noise, +2.5 V voltage reference. Upon reset or power up, all the DACs
 
are set to 0.
 
  
 
* Technical description [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/tech_description/SC2_ELE_S583_501_bias_card_description.pdf PDF]] (obsolete)
 
* Technical description [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/tech_description/SC2_ELE_S583_501_bias_card_description.pdf PDF]] (obsolete)
  
----
+
== Other documentation ==
  
 
* [[Bias Card firmware]]
 
* [[Bias Card firmware]]
* [[Bias Card low noise bias lines noise analysis ]]
+
* [[MCE commands#Bias card commands|Bias Card commands]]
 +
* [[Bias Card low noise bias lines noise analysis | Noise Analysis of LN_BIAS lines in Bias Card]]
 +
* [[Noise Calculations]]
 
* [[Bias Card RevD to RevE changes]]
 
* [[Bias Card RevD to RevE changes]]
 
* [[Bias Card RevD to RevF changes]]
 
* [[Bias Card RevD to RevF changes]]
 +
* [[Bias Card Rev F0 to Rev F1/F2 Changes]](turn off ln_bias circuitry)
 
* [[Bias Card Rev F2 to Rev F4 changes]] (lowering 1/f noise on signle-ended bias lines)
 
* [[Bias Card Rev F2 to Rev F4 changes]] (lowering 1/f noise on signle-ended bias lines)
 +
* [[Bias Card Rev F- to Rev F6 changes]] (lowering 1/f noise on differential bias lines (LN_BIAS))
 +
* [[Testing Bias Cards]]
  
 
== Schematics ==
 
== Schematics ==
Line 30: Line 26:
 
* Rev.D11 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevD/SC2-ELE-S583-101D10_D11_BC_Schematic.PDF PDF]] (High-current det_bias/no heater)
 
* Rev.D11 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevD/SC2-ELE-S583-101D10_D11_BC_Schematic.PDF PDF]] (High-current det_bias/no heater)
 
* Rev.E0 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevE/BC_ELE_C583_101E0_Schematic.pdf PDF]] (Multiple det_bias lines)
 
* Rev.E0 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevE/BC_ELE_C583_101E0_Schematic.pdf PDF]] (Multiple det_bias lines)
* Rev.F0 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F_BiasCard_Schematic.PDF PDF]] (Multi det_bias & MHz-response bias lines; Low-noise bias lines turned off)
+
* Rev.F0 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F_BiasCard_Schematic.PDF PDF]] (Multi det_bias & MHz-response bias lines)
 
* Rev.F1 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F1_BiasCard_Schematic.PDF PDF]] (Power turned off on ln_bias)
 
* Rev.F1 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F1_BiasCard_Schematic.PDF PDF]] (Power turned off on ln_bias)
* Rev.F2 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F2_BiasCard_Schematic.PDF PDF]] (Minor change in ln_bias circuit)
+
* Rev.F2 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F2_BiasCard_Schematic.PDF PDF]] (Minor change in ln_bias circuit; ln_bias circuitry turned off)
 
* Rev.F3 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F3_BiasCard_Schematic.PDF PDF]] (low 1/f-noise opamp for channel 0-15)
 
* Rev.F3 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F3_BiasCard_Schematic.PDF PDF]] (low 1/f-noise opamp for channel 0-15)
 
* Rev.F4 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F4_BiasCard_Schematic.PDF PDF]] (low 1/f-noise opamp for channel 15-31)
 
* Rev.F4 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F4_BiasCard_Schematic.PDF PDF]] (low 1/f-noise opamp for channel 15-31)
  
[[Category:Hardware]]
+
* Rev.F6 schematic [[http://www.phas.ubc.ca/%7Emce/mcedocs/hardware/schematics/Bias%20Card%20RevF/ELE-C583-101F6_BiasCard_Schematic.PDF PDF]] (low 1/f-noise output opamp (AD8675) for differential bias lines) ([[bias_card_F6_Errata|F6 Errata]])
 +
 
 +
[[Category:Bias Card| ]]

Latest revision as of 19:16, 31 August 2016

Functional Description

Every bias card (BC) in the MCE can provide 32 programmable single-ended voltages and a small number of other differential bias voltages. What these voltages are used for is determined by which slot of the MCE the Bias Card has been inserted into. The signal routing and load resistors which determine the function and current are located on the Instrument Bus (IB) backplane. In SCUBA2, three BCs are required per 32x41 pixel sub-array, which is a quadrant of the full single passband array. The main part of the digital control logic is encapsulated in a 780-pin Altera EP1S10 Stratix FPGA.

Each output is generated by a serial-input, voltage-output, 16-bit DAC (Max5443) with a high-stability (1 ppm/C), low-noise, +2.5 V voltage reference. Upon reset or power up, all the DACs are set to 0.

  • Technical description [PDF] (obsolete)

Other documentation

Schematics

  • Block diagram [PDF] (obsolete)
  • Rev.D6 schematic [PDF] (Original design)
  • Rev.D7/8 schematic [PDF] (High-current det_bias)
  • Rev.D11 schematic [PDF] (High-current det_bias/no heater)
  • Rev.E0 schematic [PDF] (Multiple det_bias lines)
  • Rev.F0 schematic [PDF] (Multi det_bias & MHz-response bias lines)
  • Rev.F1 schematic [PDF] (Power turned off on ln_bias)
  • Rev.F2 schematic [PDF] (Minor change in ln_bias circuit; ln_bias circuitry turned off)
  • Rev.F3 schematic [PDF] (low 1/f-noise opamp for channel 0-15)
  • Rev.F4 schematic [PDF] (low 1/f-noise opamp for channel 15-31)
  • Rev.F6 schematic [PDF] (low 1/f-noise output opamp (AD8675) for differential bias lines) (F6 Errata)